Part Number Hot Search : 
MPX5500 WFP7N60 E011204 C2501 18N65 E011204 ZXCT1051 LVT57
Product Description
Full Text Search
 

To Download ATWINC1500B-MU Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  atwinc1500b - mu ieee 802.11 b/g/n network controller soc datasheet description atmel ? atwinc1500b is a single chip ieee ? 802.11 b/g/n radio/baseband/mac network controller optimized for low - power mobile applications. atwinc1500b supports single stream 1x1 802.11n mode providing up to 72 mbps phy rate. atwinc1500b features fully integrated power amplifier, lna, switch , and po wer management. atwinc1500b also features an on - chip microcontroller and integrated f lash memory for system software. implemented in 65nm cmos technology, the atwinc1500b offers very low power consumption while simultaneously providing high performance and minimal bill of materials. the atwinc1500b supports 2 - and 3 - wire bluetooth ? coexistence protocols. the atwinc1500b provides multiple peripheral interfaces including uart, spi, i 2 c the only external clock source needed for the atwinc1500b is a high - speed crystal or oscillator with a wide range of reference clo ck frequencies supported (12 - 40 mhz). the atwinc1500b is available in qfn packaging. features ? ieee 80 2.11 b/g/n 20mhz (1x1) solution ? single spatial stream in 2.4ghz ism band ? integrated pa and t/r switc h ? superior sensitivity and range via advanced phy signal processing ? advanced equalization and channel estimation ? advanced carrier and timing synchronization ? wi - fi direct and soft - ap support ? supports ieee 802.11 wep, wpa, and wpa2 security ? supports china wapi security ? superior mac throughput via hardware accelerated two - level a - msdu/a - mpdu frame aggregation and block acknowledgement ? on - chip memory management engine to reduce host load ? integrated flash memory for system software ? spi, uart, and i 2 c host inte rfaces ? 2 - or 3 - wire bluetooth coexistence interfac e ? operating temperature range of - 40c to +85c ? power save modes : C <4a power down mode typical @3.3v i/o atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 2 C 3 80ua doze mode with chip settings preserved (used for beacon monitoring) C on - chip low power sleep oscillator C fast host wake - up from doze mode by a pin or host i/o transaction ? fast boot options: C on - chip boot rom (firmware instant boot) C spi f lash boot (firmware patches and state variables) C low - leakage on - chi p memory for state variables C fast ap re - association (150ms) ? on - chip network stack to offload mcu: C integrated network ip stack to minimize host cpu requirements C network features: tcp, udp, dhcp, arp, http, ssl, and dns ? hardware accelerators for wi - fi and ssl security to improve connection time ? hardware accelerator for ip checksum ? hardware accelerators for ota security
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 3 3 ta bl e of conte nts 1 ordering information and ic marking ................................ ................................ ........ 5 2 block diagram ................................ ................................ ................................ ............. 5 3 pinout and package information ................................ ................................ ................ 6 3.1 pin description ................................ ................................ ................................ ................................ ...... 6 3.2 packag e description ................................ ................................ ................................ ............................. 8 4 electrical specifications ................................ ................................ ............................. 9 4.1 absolute ratings ................................ ................................ ................................ ................................ ... 9 4.2 recommended operating conditions ................................ ................................ ................................ ... 9 4.3 dc electrical characteristics ................................ ................................ ................................ ............... 10 5 clocking 10 5.1 crystal oscillator ................................ ................................ ................................ ................................ . 10 5.2 low power oscillator ................................ ................................ ................................ ........................... 11 6 cp u and memory subsystems ................................ ................................ ................. 12 6.1 processor ................................ ................................ ................................ ................................ ............ 12 6.2 memory subsystem ................................ ................................ ................................ ............................. 12 6.3 non - volatile memory (efuse) ................................ ................................ ................................ .............. 12 7 wlan subsystem ................................ ................................ ................................ ...... 13 7.1 mac 13 7.1.1 features ................................ ................................ ................................ ................................ . 13 7.1.2 description ................................ ................................ ................................ .............................. 13 7.2 phy 14 7.2.1 features ................................ ................................ ................................ ................................ . 14 7.2.2 descript ion ................................ ................................ ................................ .............................. 14 7.3 radio 14 7.3.1 receiver performance ................................ ................................ ................................ ............ 14 7. 3.2 transmitter performance ................................ ................................ ................................ ........ 16 8 external interfaces ................................ ................................ ................................ .... 17 8.1 i 2 c slave interface ................................ ................................ ................................ .............................. 17 8.2 i 2 c master interface ................................ ................................ ................................ ............................ 19 8.3 spi slave interface ................................ ................................ ................................ .............................. 19 8.4 uart 22 8.5 wi - fi/bluetooth coexistence ................................ ................................ ................................ ............... 23 8.6 gpios 23 9 power management ................................ ................................ ................................ ... 24 9.1 power architecture ................................ ................................ ................................ .............................. 24 9.2 power consumption ................................ ................................ ................................ ............................ 25 9.2.1 description of device states ................................ ................................ ................................ ... 25 9.2.2 current consumption in various device states ................................ ................................ ...... 25 9.2.3 restrictions for power states ................................ ................................ ................................ . 26 9.3 power - up/down sequence ................................ ................................ ................................ ................. 26 9.4 digital i/o pin behavior during power - up sequences ................................ ................................ ......... 28
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 4 4 10 reference design ................................ ................................ ................................ ...... 29 10.1 reference schematic ................................ ................................ ................................ .......................... 29 10.2 reference bom ................................ ................................ ................................ ................................ .. 30 11 reflow profile information ................................ ................................ ........................ 31 11.1 storage condition ................................ ................................ ................................ ................................ 31 11.1.1 moisture barrier bag before opened ................................ ................................ ..................... 31 11.1.2 moisture barrier bag open ................................ ................................ ................................ ..... 31 11.2 stencil design ................................ ................................ ................................ ................................ ..... 31 11.3 baking conditions ................................ ................................ ................................ ............................... 31 11.4 soldering and reflow condition ................................ ................................ ................................ .......... 31 11.4.1 reflow oven ................................ ................................ ................................ ........................... 31 12 reference documentation and support ................................ ................................ ... 33 12.1 reference documents ................................ ................................ ................................ ......................... 33 13 revision history ................................ ................................ ................................ ........ 34
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 5 5 1 ordering information and ic marking table 1 - 1. ordering details atmel o fficial part n umber (for ordering) package type ic marking atwinc1500b - mu 5x5 qfn in tape and reel atwinc1500b 2 block diagram figure 2 - 1. atwinc1500b block diagram x x t x d i g i t a l c o r e d p d 8 0 2 . 1 1 b g n i f f t 8 0 2 . 1 1 b g n c o d i n g h o s t i n t e r f a c e m i c r o c o n t r o l l e r d a c a d c r x d i g i t a l c o r e 8 0 2 . 1 1 b g n o f d m c h a n n e l e s t i m a t i o n / e q u a l i z a t i o n 8 0 2 . 1 1 b g n f o r w a r d e r r o r c o r r e c t i o n r a m p l l 8 0 2 . 1 1 b g n m a c ~ s d i o s p i b l u e t o o t h c o e x i s t a n c e x o p m u r t c c l o c k v b a t t u a r t x 2 g p i o i 2 c f l a s h w i n c 1 5 0 0 b
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 6 6 3 pinout and package information 3.1 pin description atwinc1500b is offered in an exposed pad 40 - pin qfn package. this package has an exposed paddle that must be connected to the system board ground. the qfn package pin assignment is shown in figure 3 - 1 . the color shading is used to in dicate the pin type as follows: ? g reen C power ? red C analog ? blue C digital i/o ? yellow C digital input ? grey C unconnected or reserved the atwinc1500b pins are described in table 3 - 1 . figure 3 - 1. pin assignment table 3 - 1. pin description pin # pin name pin type description 1 tp_p analog test pin/customer no connect 2 vdd_rf_rx power tuner rf supply (see section 9.1 ) 3 vdd_ams power tuner bb supply (see section 9.1 ) 4 vdd_rf_tx power tuner rf supply (see section 9.1 ) 5 vdd_batt_ppa power pa 1st stage supply (see section 9.1 ) 6 vdd_batt_pa power pa 2nd stage supply (see section 9.1 )
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 7 7 pin # pin name pin type description 7 rfiop analog pos rf differential i/o 8 rfion analog neg . rf differential i/o 9 sdio_spi_cfg digital input tie to 1 for spi, 0 for sdio 10 gpio0/host_wake digital i/o, programmable pull - up gpio0/sleep mode control 11 gpio2/irqn digital i/o, programmable pull - up gpio2/device interrupt 12 sd_dat3 digital i/o, programmable pull - up sdio data3 13 sd_dat2/spi_rxd digital i/o, programmable pull - up sdio data2/spi data rx 14 vddc power digital core power supply (see section 9.1 ) 15 vddio power digital i/o power supply (see section 9.1 ) 16 sd_dat1/spi_ssn digital i/o, programmable pull - up sdio data1/spi slave select 17 sd_dat0/spi_txd digital i/o, programmable pull - up sdio data0/spi data tx 18 sd_cmd/spi_sck digital i/o, programmable pull - up sdio command/spi clock 19 sd_clk digital i/o, programmable pull - up sdio clock 20 vbatt_buck power battery supply for dc/dc converter (see section 9.1 ) 21 vsw power switching output of dc/dc converter (see section 9.1 ) 22 vreg_buck power core power from dc/dc converter (see section 9.1 ) 23 chip_en analog pmu enable 24 gpio1/rtc_clk digital i/o, programmable pull - up gpio1/32khz clock input 25 test_mode digital input test mode C customer tie to gnd 26 vddio power digital i/o power supply (see section 9.1 ) 27 vddc power digital core power supply (see section 9.1 ) 28 gpio3 digital i/o, programmable pull - up gpio3 29 gpio4 digital i/o, programmable pull - up gpio4 30 gpio5 digital i/o, programmable pull - up gpio5 31 gpio6 digital i/o, programmable pull - up gpio6 32 i2c_scl digital i/o, programmable pull - up i 2 c slave clock (high - drive pad, see table 4 - 3 ) 33 i2c_sda digital i/o, programmable pull - up i 2 c slave data (high - drive pad, see table 4 - 3 ) 34 resetn digital input active - low hard reset 35 xo_n analog crystal oscillator n 36 xo_p analog crystal oscillator p 37 vdd_sxdig power sx power supply (see section 9.1 ) 38 vdd_vco power vco power supply (see section 9.1 ) 39 vddio_a power tuner vddi o power supply (see section 9.1 ) 40 tp_n analog test pin/customer no connect 41 paddle vss power connect to system board ground
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 8 8 3.2 package description the atwinc1500b qfn package information is provided in table 3 - 2 . table 3 - 2. qfn package information parameter value units tolerance package size 5x5 mm 0.1mm qfn pad count 40 total thickness 0.85 mm 0.05mm qfn pad pitch 0.40 pad width 0.20 exposed pad size 3.7x3.7 mm the atwinc1500b 40l qfn package view is shown in figure 3 - 2 . figure 3 - 2. qfn package the qfn package is a qualified green package .
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 9 9 4 electric al specifications 4.1 absolute ratings table 4 - 1. absolute maximum ratings characteristic symbol min . max . unit core supply voltage vddc - 0.3 1.5 v i/o supply voltage vddio - 0.3 5.0 battery supply voltage vbatt - 0.3 5.0 digital input voltage vin - 0.3 vddio analog input voltage vesdhbm - 0.3 1.5 esd human body model - 1000, - 2000 (see notes below) +1000, +2000 (see notes below) storage temperature ta - 65 150 oc junction temperature 125 rf input power max 23 dbm notes: 1. v in corresponds to all the digital pins . 2. v ain corresponds to the following analog pins: vdd_rf_rx, vdd_rf_tx, vdd_ams, rfiop, rfion, xo_n, xo_p, vdd_sxdig, vdd_vco . 3. for v esdhbm , each pin is classified as class 1, or class 2, or both: ? the class 1 pins include all the pins (both analog and digital) ? the class 2 pins are all digital pins only ? v esdhbm is 1kv for class1 pins. v esdhbm is 2kv for class2 pins 4.2 recommended operating conditions table 4 - 2. recommended operating conditions characteristics symbol min . typ . max . unit i/o supply voltage vddio 2.7 3.3 3.6 v battery supply voltage vbatt 3.0 3.6 4.2 operating temperature - 40 85 oc notes: 1. i/o supply voltage is applied to the following pins: vddio_a, vddio. 2. battery supply voltage is applied to following pins: vdd_batt_ppa, vdd_batt_pa, vbatt_buck. 3. refer to section 9.1 and table 9 - 3 for the details of power connections.
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 0 10 4.3 dc electric al characteristics table 4 - 3 provides the dc characteristics for the atwinc1500b digital pad s. table 4 - 3. electrical characteristics characteristic min . typ . max . unit input low voltage v il - 0.30 0.65 v input high voltage v ih vddio - 0.60 vddio+0.30 output low voltage v ol 0.45 output high voltage v oh vddio - 0.50 output loading 20 pf digital input load 6 pad drive strength (regular pads 1 ) 8 13.5 ma pad drive strength (high - drive pads 1 ) 16 27 note: 1. the following are high - drive pads: i2c_scl, i2c_sda; all other pads are regular . 5 clocking 5.1 crystal oscillator table 5 - 1. crystal oscillator parameters parameter min . typ . max . unit crystal resonant frequency 12 26 40 mhz crystal equivalent series resistance 50 150 ? stability C initial offset 1 - 100 100 ppm stability - temperature and aging - 25 25 note: 1. initial offset must be calibrated to maintain 25ppm in all operating conditions. this calibration is performed during final production testing . the block diagram in figure 5 - 1 (a) shows how the internal crystal oscillator (xo) is connected to the external crystal. the xo has 5pf internal capacitance on each terminal xo_p and xo_n. to bypass the crystal oscillator with an external reference, an external signal capable of driving 5pf can be applied to the xo_n terminal as shown figure 5 - 1 (b) .
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 1 11 figure 5 - 1. xo connections (a) crystal oscillator is used (b) crystal oscillator is bypassed table 5 - 2 specifies the electrical and performance requirements for the external clock . table 5 - 2. bypass clock specification parameter min . max . unit comments oscillation frequency 12 32 mhz must be able to drive 5pf load @ de- sired frequency voltage swing 0.5 1.2 vpp must be ac coupled stability C temperature and aging - 25 +25 ppm phase noise - 130 dbc/hz at 10khz offset jitter(rms) <1psec based on integrated phase noise spectrum from 1khz to 1mhz 5.2 low power oscillator atwinc1500b has an internally - generated 32khz clock to provide timing information for various sleep functions. alternatively, atwinc1500b allows for an external 32khz clock to be used for this purpose, which is provided through pin 24 (rtc_clk). software selects whether the internal clock or external clock is used. the internal low - power clock is ring - oscillator based and has accuracy withi n 10,000ppm. when using the internal low - power clock, the advance wakeup time in beacon monitoring mode has to be increased by about 1% of the sleep time to compensate for the oscillator inaccuracy. for example, for the dtim interval value of 1, wakeup tim e has to be increased by 1ms. for any application targeting very low power consumption, an external 32khz rtc clock should be used. a t w i n c 1 5 0 0 b x o _ n x o _ p ( a ) a t w i n c 1 5 0 0 b x o _ n x o _ p ( b ) e x t e r n a l c l o c k
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 2 12 6 cpu and memory subsystems 6.1 processor atwinc1500b has a cortus aps3 32 - bit processor. this processor performs many of the ma c functions, including but not limited to association, authentication, power management, security key management, and msdu aggregation/de - aggregation. in addition, the processor provides flexibility for various modes of operation, such as sta and ap modes . 6.2 memory subsystem the aps3 core use s a 128 kb instru ction/boot rom along with a 160 kb instruction ram and a 64kb data ram. atwinc1500b also ha s 4mb of f lash memory, which can be used for system software. in addition, the device uses a 128 kb shared ram, acce ssible by the processor and mac, which allows the aps3 core to perform various data management tasks on the tx and rx data packets . 6.3 non - v olatile memory ( e fuse) atwinc1500b has 768 bits of non - volatile e fuse memory that can be read by the cpu after device reset. this non - volatile one - time - programmable (otp) memory can be used to store customer - specific parameters, such as mac address; various calibration information, such as tx power, crystal frequency of fset, etc.; and other software - specific configuration parameters. the e fuse is partitioned into six 128 - bit banks. each bank has the same bit map, which is shown in figure 6 - 1 . the purpose of the first 80 bits in each bank is fixed, and the remaining 48 bits are general - purpose software dependent bits, or reserved for future use. since each bank can be programmed independently, this allows for several updates of the device parameters following the initial programming, e.g. updating mac address. r efer to atwinc1500b programming guide for the e fuse programming instructions . figure 6 - 1. e fuse bit map b a n k 0 b a n k 1 b a n k 2 b a n k 3 b a n k 4 b a n k 5 f m a c a d d r u s e d i n v a l i d v e r s i o n r e s e r v e d m a c a d d r u s e d f o f l a g s g 3 1 1 4 1 u s e d t x g a i n c o r r e c t i o n u s e d f r e q . o f f s e t 1 7 4 8 8 8 1 6 1 1 5 1 2 8 b i t s
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 3 13 7 wlan subsystem the wlan subsystem is composed of the media access controller (mac) and the physical layer (phy). the following two subsections describe the mac and phy in detail . 7.1 mac 7.1.1 features the atwinc1500b ieee 802.11 mac supports the following functions: ? ieee 802.11b/g/n ? ieee 802.11e wmm qos edca/pcf mult iple access categories traffic scheduling ? advanced ieee 802.11n features: C transmission and reception of aggregated mpdus (a - mpdu) C transmission and reception of aggregated msdus (a - msdu) C immediate block acknowledgement C reduced interframe spacing (rifs) ? supp ort for ieee 802.11i and wfa security with key management C wep 64/128 C wpa - tkip C 128 - bit wpa2 ccmp (aes) ? support for wapi security ? advanced power management C standard 802.11 power save mode C wi - fi alliance wmm - ps (u - apsd) ? rts - cts and cts - self support ? supports either sta or ap mode in the infrastructure basic service set mode ? supports independent basic service set (ibss) 7.1.2 description the atwinc1500b mac is designed to operate at low power while providing high data throughput. the ieee 802.11 mac functions are imp lemented with a combination of dedicated datapath e ngines, hardwired control logic, and a low - power, high - efficiency microprocessor. the combination of dedicated logic with a programmable processor provides optimal power efficiency and real - time response w hile providing the flexibility to accommodate evolving standards and future feature enhancements. dedicated datapath engines are used to implement data path functions with heavy computational requirements . for example, an fcs engine checks the crc of the t ransmitting and receiving packets, and a cipher engine performs all the required encryption and decryption operations for the wep, wpa - tkip, wpa2 ccmp - aes, and wapi security requirements. control functions which have real - time requirements are implemented using hardwired control logic modules. these logic modules offer real - time response while maintaining configurability via the processor. examples of hardwired control logic modules are the channel access control module (implements edca/hcca, beacon tx cont rol, interframe spacing, etc.), protocol timer module (responsible for the network access vector, back - off timing, timing synchronization function, and slot management), mpdu handling module, aggregation/de - aggregation module, block ack controller (impleme nts the protocol requirements for burst block communication), and tx/rx control fsms (coordinate data movement between phy - mac interface, cipher engine, and the dma interface to the tx/rx fifos).
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 4 14 the mac functions implemented solely in software on the micr oprocessor have the following characteristics: ? functions with high memory requirements or complex data structures. examples are association table management and power save queuing. ? functions with low computational load or without critical real - time require ments. examples are authentication and association. ? functions which need flexibility and upgradeability. examples are beacon frame processing and qos scheduling. 7.2 phy 7.2.1 features the atwinc1500b ieee802.11 phy supports the following functions: ? single antenna 1 x1 stream in 20mhz channels ? supports ieee 802.11b dss s - cck modulation: 1, 2, 5.5, 11 mbps ? supports ieee 802.11g ofdm modulation: 6, 9, 12,18, 24, 36, 48, 54mbps ? supports ieee 802.11n ht modulations mcs0 - 7, 20mhz, 800 and 400ns guard interval: 6.5, 7.2, 13.0 , 14.4, 19.5, 21.7, 26.0, 28.9, 39.0, 43.3, 52.0, 57.8, 58.5, 65.0, 72.2mbps ? ieee 802.11n mixed mode operation ? per packet tx power control ? advanced channel estimation/equalization, automatic gain control, cca, carrier/symbol recovery, and frame detection 7.2.2 d escription the atwinc1500b wlan phy is designed to achieve reliable and power - efficient physical layer communi cation specified by ieee 802.11 b/g/n in single stream mode with 20mhz bandwidth. advanced algorithms have been employed to achieve maximum through put in a real world communication environment with impairments and interference. the phy implements all the required functions such as fft, filtering, fec (viterbi decoder), frequency and timing acquisition and tracking, channel estimation and equalization , carrier sensing and clear channel assessment, as well as the automatic gain control . 7.3 radio 7.3.1 receiver performance radio performance under typical conditions: vbat t =3.6v; vddio=3.3v; t emp . : 25c . table 7 - 1. receiver performance parameter description min. typ. max. unit frequency 2,412 2,484 mhz sensitivity 802.11b 1mbps dss - 98 dbm 2mbps dss - 94 5.5mbps dss - 92 11mbps dss - 88 sensitivity 802.11g 6mbps ofdm - 90 9mbps ofdm - 89
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 5 15 parameter description min. typ. max. unit 12mbps ofdm - 88 dbm 18mbps ofdm - 85 24mbps ofdm - 83 36mbps ofdm - 80 48mbps ofdm - 76 54mbps ofdm - 74 sensitivity 802.11n (bw=20mhz) mcs 0 - 89 mcs 1 - 87 mcs 2 - 85 mcs 3 - 82 mcs 4 - 77 mcs 5 - 74 mcs 6 - 72 mcs 7 - 70.5 maximum receive signal level 1 - 11mbps dss 0 6 - 54mbps ofdm 0 mcs 0 C 7 0 adjacent channel re- jection 1mbps dss (30mhz offset) 50 db 11mbps dss (25mhz offset) 43 6mbps ofdm (25mhz offset) 40 54mbps ofdm (25mhz offset) 25 mcs 0 C 20mhz bw (25mhz offset) 40 mcs 7 C 20mhz bw (25mhz offset) 20 cellular blocker im- munity 776 - 794mhz cdma - 14 dbm 824 - 849mhz gsm - 10 880 - 915mhz gsm - 10 1710 - 1785mhz gsm - 15 1850 - 1910mhz gsm - 15 1850 - 1910mhz wcdma - 24 1920 - 1980mhz wcdma - 24
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 6 16 7.3.2 transmitter performance radio performance under typical conditions: vbat t =3.6v; vddio=3.3v; t emp . : 25c . table 7 - 2. transmitter performance parameter description min. typ. max. unit frequency 2,412 2,484 mhz output power ( 1 ) on_transmit 802.11b 1mbps 19.5 dbm 802.11b 11mbps 20.5 802.11g 6mbps 19.5 802.11g 54mbps 17.5 802.11n mcs 0 18.0 802.11n mcs 7 15.5 tx power accuracy 1.5 ( 2 ) db carrier suppression 30.0 dbc harmonic output power 2 nd - 33 dbm/hz 3 rd - 38 notes: 1. measured at 802.11 spec compliant evm/spectral mask. 2. measured at rf pin assuming 50? differential.
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 7 17 8 external interfaces atwinc1500b external interfaces include : ? i 2 c slave for control ? spi slave and sdio slave for control and data transfer ? i 2 c master for external eepr om ? t wo uart s for deb ug, control, and data transfer ? general purpose input/ou tput (gpio) pins ? wi - fi/ b luetooth coexistence interface with the exception of the spi slave and sdio slave host interfaces, which are selected using the dedicated sdio_spi_cfg pin, the other interfaces can be assigned to various pins by programming the corresponding pin muxing control register for each pin to a specific value between 0 and 6.the default values of these registers are 0, which is gpio mode. the summary of the available interfaces and their corresponding pin mux settings is shown in table 8 - 1 . for specific programming instructions refer to atwinc1500b programming guide . table 8 - 1. pin - mux matrix of external interfaces 8.1 i 2 c slave interface the i 2 c slave interface, used primarily for control by the host processor, is a two - wire serial interface consisting of a serial data line (sda, pin 33) and a serial clock (scl, pin 32). it responds to the seven bit address value 0x60. the atwinc1500b i 2 c supports i 2 c bus version 2.1 - 2000 and can operate in standard mode (with data rates up to 100 kb/s) and fast mode (with data rates up to 400 kb/s). the i 2 c slave is a synchronous serial interface. the sda line is a bidirectional signal and changes only while the scl line is low, except for stop, start, and restart conditions. the output drivers are open - drain to perform wire - and functions on the bus. the maximum number of devices on the bus is limited by only the maximum c apacitance specification of 400 pf. data is transmitted in byte packages. for specific i nformation, refer to the philips specification entitled the i 2 c - bus specification, version 2.1. the i 2 c slave timing is provided in figure 8 - 1 and table 8 - 2 .
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 8 18 figure 8 - 1. i 2 c slave timing diagram table 8 - 2. i 2 c slave timing parameters parameter symbol min . max . units remarks scl clock frequency f scl 0 400 khz scl low pulse width t wl 1.3 s scl high pulse width t wh 0.6 scl, sda fall time t hl 300 ns scl, sda rise time t lh 300 this is dictated by external components start setup time t susta 0.6 s start hold time t hdsta 0.6 sda setup time t sudat 100 ns sda hold time t hddat 0 slave and master default 40 master programming op- tion stop setup time t susto 0.6 s bus free time between stop and start t buf 1.3 glitch pulse reject t pr 0 50 ns t h l s d a s c l t h d s t a t w l t w h t s u d a t t p r t h d d a t t p r t p r t l h t h l t l h t s u s t o t b u f t s u s t a f s c l
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 1 9 19 8.2 i 2 c master interface atwinc1500b provides an i 2 c bus master, which is intended primarily for accessing an external eeprom memory through a software - defined protocol. the i 2 c master is a two - wire serial interface consisting of a serial data line (sda) and a serial clock line (scl). sda ca n be configured on one of the following pins: sd_clk (pin 19), gpio1 (pin 24), gpio6 (pin 31), or i2c_sda (pin 33). scl can be configured on one of the following pins: gpio0 (pin 10), sd_dat3 (pin 12), gpio4 (pin 29), or i2c_scl (pin 32). for more specific instructions refer to atwinc1500b programming guide. the i 2 c master interface supports three speeds: ? standard mode (100kb/s) ? fast mode (400kb/s) ? high - speed mode (3.4mb/s) the timing diagram of the i 2 c master interface is the same as that of the i 2 c slave interface (see figure 8 - 1 ). the timing parameters of i 2 c master are shown in table 8 - 3 . table 8 - 3. i 2 c master timing parameters parameter symbol standard mode fast mode high - speed mode units min . max . min . max . min . max . scl clock frequency f scl 0 100 0 400 0 3400 khz scl low pulse width t wl 4.7 1.3 0.16 s scl high pulse width t wh 4 0.6 0.06 scl fall time t hlscl 300 300 10 40 ns sda fall time t hlsda 300 300 10 80 scl rise time t lhscl 1000 300 10 40 sda rise time t lhsda 1000 300 10 80 start setup time t susta 4.7 0.6 0.16 s start hold time t hdsta 4 0.6 0.16 sda setup time t sudat 250 100 10 ns sda hold time t hddat 5 40 0 70 stop setup time t susto 4 0.6 0.16 s bus free time between stop and start t buf 4.7 1.3 glitch pulse reject t pr 0 50 ns 8.3 spi slave interface atwinc1500b provides a serial peripheral interface (spi) that operates as a spi slave. the spi slave interface can be used for control and for serial i/o of 802.11 data. the spi slave pins are mapped as shown in table 8 - 4 . the rxd pin is same as master output, slave input (mosi), and the txd pin is same as master input, slave output (miso). the spi slave is a full - duplex s lave - synchronous serial interface that is available immediately following reset when pin 9 (sdio_spi_cfg) is tied to vddio .
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 0 20 table 8 - 4. spi slave interface pin mapping pin # spi function 9 cfg: must be tied to vddio 16 ssn: active low slave select 18 sck: serial clock 13 rxd: serial data receive (mosi) 17 txd: serial data transmit (miso) when the spi is not selected, i.e., when ssn is high, the spi interface will not interfere with data transfers between the serial - master and other serial - slave devices. when t he serial slave is not selected, its transmitted data output is buffered, resulting in a high impedance drive onto the serial master receive line. the spi slave interface responds to a protocol that allows an external host to read or write any register in the chip as well as initiate dma transfers. for the details of the spi protocol and more specific instructions refer to atwinc1500b programming guide. the spi slave interface supports four standard modes as determined by the clock polarity (cpol) and clock phase (cpha) settings. these modes are illustrated in table 8 - 5 and figure 8 - 2 . the red lines in figure 8 - 2 correspond to clock phase = 0 and the blue lines correspond to clock phase = 1. table 8 - 5. spi slave modes mode cpol cpha 0 0 0 1 0 1 2 1 0 3 1 1 figure 8 - 2. spi slave clock polarity and clock phase timing z z z z s c k c p o l = 0 c p o l = 1 s s n r x d / t x d ( m o s i / m i s o ) c p h a = 0 c p h a = 1 2 3 4 5 6 7 8 1 2 3 4 5 6 7 1 8
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 1 21 the spi slave timing is provided in figure 8 - 3 and table 8 - 6 . figure 8 - 3. spi slave timing diagram table 8 - 6. spi slave timing parameters parameter symbol min . max . units clock input frequency f sck 48 mhz clock low pulse width t wl 5 ns clock high pulse width t wh 5 clock rise time t lh 5 clock fall time t hl 5 input setup time t isu 5 input hold time t ihd 5 output delay t odly 0 20 slave select setup time t sussn 5 slave select hold time t hdssn 5
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 2 22 8.4 uart atwinc1500b has two universal asynchronous receiver/transmitter (uart) interfaces for serial communication: uart1 and uart2. the uarts are compatible with the rs - 232 standard , where atwinc1500b operates as data terminal equipment (dte). uart1 has a 2 - pin interface without flow control (rxd/txd), where rxd (received data) can be enabled on one of five alternative pins and txd (transmitted data) can be enabled on one of seven alternative pins by p rogram ming their corresponding pin mux control registers (see table 8 - 1 ). uart2 has a 4 - pin interface with flow control (rxd/txd/cts/rts), where rxd (received data) can be enabled on one of two alternative pins, txd (transmitted data) can be enabled on one of two alternative pins, cts (clear to send) can be enabled on one of two alternative pins, and rts (request to send) can be enabled on one of two alternative pins by program ming their corresponding pin mux control registers (see table 8 - 1 ). both uarts feature programmable baud rate generation with fractional clock divi sion, which allows transmission and reception at a wide variety of standard and non - standard baud rates. the uart input clock is selectable between xo2, xo, xo2, and xo4, which corresponds to 52mhz, 26mhz, 13mhz, and 6.5mhz for the typical xo frequency (26mhz). the clock divider value is programmable as 13 integer bits and 3 fractional bits (with 8.0 being the smallest recommended value for normal operation). this results in the maximum baud rate of 52mhz/8.0 = 6.5mbd for typical xo frequency. both uarts can be configured for seven or eight bit operation, with or without parity, with four different parity types (odd, even, mark, or space), and with one or two stop bits. they also have rx and tx fifos, which ensure reliable high speed reception and low sof tware overhead transmission . fifo size is 4x 8 for both rx and tx direction. the uarts also have status registers showing the number of received characters available in the fifo and various error conditions, as well the ability to generate interrupts based on these status bits. the rts and cts are used for hardware flow control; they must be connected to the host mcu uart and enabled for the uart interface to be functional. uart2 supports standard flow control using cts and rts signals C uart2 can be progra mmed to enable or disable flow control. cts is an active low input. when it is asserted (low) uart2 will transmit data; when it becomes de - asserted (high) uart2 will finish transmitting the current byte (if it is in progress) and will not resume transmitti ng until cts becomes asserted again. rts is an active low output. it be comes asserted (low) when the rx fifo in uart2 has space; it becomes de - asserted (high) when the re is not enough space in the rx fifo. an example of uart receiving or transmitting a sin gle packet is shown in figure 8 - 4 . this example shows 7 - bit data (0x45), odd parity, and two stop bits. for more specific instructions refer to atwinc1500b programming guide. figure 8 - 4. example of uart rx or tx packet
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 3 23 8.5 wi - fi/bluetooth coexistence atwi n c1 500 supports 2 - wire and 3 - wire wi - fi/bluetooth coexistence signaling conforming to the ieee 802.15.2 - 2003 standard, part 15.2. the type of coexistence interface used ( 2 or 3 wire) is chosen to be compatible with the specific bluetooth device used in a given application. coexistence interface can be enabled on several alternative pins by program ming their corresponding pin mux control register to 6 (see table 8 - 1 , where any pin marked io_coe in the mux6 column can be configured for any function of the coexistence interface) . table 8 - 7 shows a usage example of the 2 - wire interface using the gpio3 and gpio4 pins; 3 - wire interface using the gpio3, gpio4, and gpio5 pins; for more specific instructions on configuring coexistence refer to atwi n c1 500 programming guide . table 8 - 7. coexistence pin assignment example pin name pin # function target 2 - wire 3 - wire gpio3 28 bt_req bt is requesting to access the medium to transmit or receive. goes high on tx or rx slot. used used gpio4 29 wl_act device response to the bt request. high - bt_req is denied and bt slot blocked. used used gpio5 30 bt_pri priority of the bt packets in the requested slot. high to indicate high priority and low for normal. not used used gpio6 31 ant_sw direct control on antenna (coex bypass). op- tional op- tional 8.6 gpios nine general purpose input/ output (gpio) pins, labeled gpio 0 - 8, are available to allow for application specific functions. each gpio pin can be programmed as an input (the value of the pin can be read by the host or internal processor) or as an output (the output values can be prog rammed by the host or internal processor), where the default mode after power - up is input. gpios 7 and 8 are only available when the host does not use the sdio interface, which shares two of its pins with these gpios. therefore, for sdio - based applications , seven gpios (0 - 6) are available. for more specific usage instructions refer to atwinc1500b programming guide .
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 4 24 9 power management 9.1 power architecture atwinc1500b uses an innovative power architecture to eliminate the need for external regulators and reduce the number of off - chip components. this architecture is shown in figure 9 - 1 . the power management unit (pmu) has a dc/dc converter that converts vbatt to the core supply used by the digital and rf/ams blocks. table 9 - 1 shows the typical values for the digital and rf /ams core voltages. the pa and e fuse are supplied by dedicated ldos, and the vco is supplied by a separate ldo structure . figure 9 - 1. power architecture
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 5 25 table 9 - 1. pmu output voltages parameter typical rf/ams core voltage (vreg_buck) 1.35v digital core voltage (vddc) 1.10v the power connections in figure 9 - 1 provide a conceptual framework for understanding the atwinc1500b power architecture. r efer to the reference design in chapter 10 for an example of power supply connections, including proper isolation of the supplies used by the digital and rf/ams blocks . 9.2 power consumption 9.2.1 description of device states atwinc1500b has se veral devices states: ? on_transmit C device is actively transmitting an 802.11 signal. highest output power and nominal current consumption ? on_receive C device is actively receiving an 802.11 signal. lowest sensitivity and nominal current consumption ? on_doz e C device is on but is neither transmitting nor receiving ? power_down C device core supply off (leakage) ? idle connect C device is connec ted with 1 dtim beacon interval the following pins are used to switch between the on and power_down states: ? chip_en C de vice pin (pin #23) used to enable dc/dc converter ? vddio C i/o supply voltage from external supply in the on states, vddio is on and chip_en is high (at vddio voltage level). to switch between the on states and power_down state chip_en has to change between high and low (gnd) voltage. when vddio is off and chip_en is low, the chip is powered off with no leakage (also see section 9.2.3 ). 9.2.2 current consumption in various device states table 9 - 2. current consumption device state code rate output power, dbm current consumption (1) ivbatt ivddio on_transmit 802.11b 1mbps 19.5 294 ma 22 ma 802.11b 11mbps 20.5 290 ma 22ma 802.11g 6mbps 19.5 292 ma 22 ma 802.11g 54mbps 17.5 250 ma 22 ma 802.11n mcs 0 18.0 289 ma 22 ma 802.11n mcs 7 15.5 244 ma 22 ma on_receive 802.11b 1mbps n/a 52.5 ma 22ma 802.11b 11mbps n/a 52.5ma 22 ma 802.11g 6mbps n/a 55.0ma 22 ma
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 6 26 device state code rate output power, dbm current consumption (1) ivbatt ivddio 802.11g 54mbps n/a 57.5ma 22 ma 802.11n mcs 0 n/a 54.0ma 22 ma 802.11n mcs 7 n/a 58.5ma 22 ma on_doze n/a n/a 3 80a <10a power_down n/a n/a <0.5a < 3 . 5 a note: 1. conditions: vbat t @3.6v, vdd io @ 2 .8v , 25c 9.2.3 restrictions for power states when no power supplied to the device, i.e., the dc/dc converter output and vddio are both off (at ground potential). in this case, a voltage cannot be applied to the device pins because each pin contains an e sd diode from the pin to supply. this diode will turn on when voltage higher than one diode - drop is supplied to the pin. if a voltage must be applied to the signal pads while the chip is in a low power state, the vddio supply must be on, so the sleep or po wer_down state must be used. similarly, to prevent the pin - to - ground diode from turning on, do not apply a voltage that is more than one diode - drop below ground to any pin. 9.3 power - up/down sequence the power - up/down sequence for atwi n c1 500 is shown in figure 9 - 2 . the timing parameters are provided in table 9 - 3 . figure 9 - 2. power up/down sequence table 9 - 3. power - up/down sequence timing parameter min . max . unit description notes t a 0 ms vbatt rise to vddio rise vbatt and vddio can rise simultaneously or can be tied together. vddio must not rise before vbatt. v b a t t v d d i o c h i p _ e n r e s e t n t a t b t c x o c l o c k t b ' t a ' t c '
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 7 27 parameter min . max . unit description notes t b 0 vddio rise to chip_en rise chip_en must not rise before vddio. chip_en must be driven high or low, not left floating. t c 5 chip_en rise to re- setn rise this delay is needed because xo clock must stabilize before resetn removal. resetn must be driven high or low, not left floating. t a 0 vddio fall to vbatt fall vbatt and vddio can fall simultaneously or can be tied together. vbatt must not fall before vddio. t b 0 chip_en fall to vddio fall vddio must not fall before chip_en. chip_en and resetn can fall simultaneously. t c 0 resetn fall to vddio fall vddio must not fall before resetn. resetn and chip_en can fall simultaneously.
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 8 28 9.4 digital i/o pin behavior during power - up sequences table 9 - 4 represents digital i /o p in states corresponding to device power modes . table 9 - 4. digital i/o pin behavior in different device states device s tate vddio chip_en resetn output driver input d river pull - up/down r esistor (96k?) power_down: core supply off high low low disabled (hi - z) disabled disabled power - on reset: core supply on, hard reset on high high low disabled (hi - z) disabled enabled power - on default: core supply on, device out of reset but not pro- grammed yet high high high disabled (hi - z) enabled enabled on_doze/ on_transmit/ on_receive: core supply on, device programmed by firmware high high high programmed by firmware for each pin: enabled or disa- bled opposite of output driver state programmed by firmware for each pin: ena- bled or disabled
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 2 9 29 10 reference design this chapter provides information on the schematic design the atwinc1500b. 10.1 reference schematic figure 10 - 1. atwinc1500b reference schematic c3 2.2uf 6.3v c5 0.1uf place c2 next to pin 3. place c11 next to pin 37. place c1 next to pins 2 & 4. place c19 next to pin 38. c1 0.01uf c7 1.0uf c10 2.2uf 6.3v r17 0 r11 0 r3 dni r18 0 r16 0 c19 0.1uf e1 antenna l9 3.3nh l3 2.0nh c32 1.0pf fb1 blm03ag121sn1 1 2 r20 4.7k fb3 blm03ag121sn1 1 2 u1 atwinc1500 tpp 1 vddrf_rx 2 rfiop 7 rfion 8 vdd_rf_tx 4 vbat_pa 6 vdd_ams 3 vbat_ppa 5 sdio_spi_cfg 9 wake 10 irqn 11 sd_dat3 12 sd_dat2_spi_rxd 13 vddc1 14 vddio_0 15 sd_dat1_spi_ssn 16 sd_dat0_spi_txd 17 sd_cmd_spi_sck 18 sd_clk 19 vbat_buck 20 vsw 21 chip_en 23 vreg_buck 22 rtc_mux 24 test_mode 25 vddio_1 26 vddc2 27 gpio_3 28 gpio_4 29 gpio_5 30 gpio_6 31 i2c_scl 32 i2c_sda 33 resetn 34 xo_n 35 xo_p 36 vdd_sxdig 37 vdd_vco 38 vddio_a 39 tpn 40 vss 41 l8 3.3nh c4 0.1uf c33 0.7pf c22 dni c23 6.8pf c15 6.8pf c24 6.8pf fb2 blm03ag121sn1 1 2 l2 0 l5 15nh c6 0.1uf l1 1uh r19 4.7k c21 dni c16 6.8pf r5 0 r2 0.5pf y1 26mhz r8 0 r6 0 c17 1.0pf r12 0 r13 0 spi_mosi spi_ssn spi_miso spi_sck r14 0 uart_rxd uart_txd wlan_wake irqn reset_n chip_en i2c_scl i2c_sda 1p3v vddc vddc 1p3v vbat vddio vddio vddio vddio place c8 & c12 next to pins 14 & 27 place c4, c5 and c6 next to pins 15, 26 & 39 c2 2.2uf c11 2.2uf c8 2.2uf c12 2.2uf vbat vbat vddio vddio 0 ohm resistors are placeholders in case f ilter resistors are required to reduce rf noise. antenna matching network. place right next to antenna low pass filter for harmonics connect chip_en and resetn to host gpio pins that def ault low or high impedance with a pull down resistor at power on. values shown are initial v alues f or cry stal cl=8pf but must be adjusted f or each board design. external 32.768khz clock may be used instead of on chip sleep clock. (use rtc pin). l5 = 15nh is required in series with l1 = 1uh to reduce switching noise rf interf erence. wlan_wake required if uart is the only host interf ace used. if spi or sdio is used, wake pin is not required and should be lef t unconnected.
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 3 0 30 10.2 reference bom figure 10 - 2. atwinc1500b reference bom
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 3 1 31 11 reflow profile information this chapter provides guidelines for reflow processes in getting the atmel module sold ered to the customers design. 11.1 storage condition 11.1.1 moisture barrier bag before opened a moisture barrier bag must be stored in a temperature of less than 30c with humidity under 85% rh. the calculated shelf life for the dry - packed product shall be 12 months from the date the bag is sealed. 11.1.2 moisture barrier bag open humidity indicator cards must be blue, < 30%. 11.2 stencil design the recommended stenci l is laser - cut, stainless - steel type with thickness of 100m to 130m and approximately a 1:1 ratio of stencil opening to pad dimension. to improve paste release, a positive taper with bottom opening 25m larger than the top can be utilized. local manufact uring experience may find other combinations of stencil thickness and aperture size to get good results. 11.3 baking conditions this module is rated at msl level 3. after sealed bag is opened, no baking is required within 168 hours so long as the devices are he ld at 30 c /60% rh or stored at <10% rh. the module will require baking before mounting if: ? the sealed bag has been open for >168 hours ? humi dity indicator card reads >10% ? sips need to be baked for 8 hours at 125 c 11.4 soldering and reflow condition 11.4.1 reflow oven it is strongly recommended that a reflow oven equipped with more heating zones and nitrogen atmosphere be used for lead - free assembly. nitrogen atmosphere has shown to improve the wet - ability and reduce temperature gradient across the board. it can also e nhance the appearance of the solder joints by reducing the effects of oxidation. the following bullet items should also be o bserved in the reflow process: ? some recommended pastes include nc - smq ? 230 flux and indalloy ? 241 solder paste made up of 95.5 sn/3. 8 ag/0.7 cu or senju n705 - grn3 360 - k2 - v type 3, no clean paste ? allowable reflow soldering times: 2 times based on the following reflow soldering profile (see figure 11 - 1 ) ? temperature profile: reflow soldering shall be done according to the following temperature profile (see figure 11 - 1 ) ? peak tem p: 250 c
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 3 2 32 figure 11 - 1. solder reflow profile
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 3 3 33 12 reference documentation and support 12.1 reference documents atmel offers a set of collateral documentation to ease integration and device ramp. the following list of documents available on atmel web or integrated into develo pment tools. title content datasheet this document design files pack- age user guide, schematic, pcb layout, gerber, bom and system notes on: rf/radio full test re- port, radiation pattern, design guidelines, temperature performance, esd. platform getting started guide how to use package: out of the box starting guide, hw limitations and notes, sw quick start guidelines . hw design guide best practices and recommendations to design a board with the product, including: antenna design for wi - fi (layout recomm endations, types of antennas, impedance matching, using a power amplifier etc . ), spi/uart protocol between wi - fi soc and the host mcu. sw design guide integration guide with clear description of: high level arch, overview on how to write a networking appl ication, list all api, parameters and structures. features of the device, spi/handshake protocol between device and host mcu, with flow/se- quence/state diagram, timing. sw programmer guide explain in details the flow chart and how to use each api to implement all generic use cases (e.g. start ap, start sta, provisioning, udp, tcp, http, tls, p2p, errors management, connec- tion/transf er recovery mechanism/state dia gram) - usage and sample app note for a complete listing of development - support tools & documentation, visit http://www.atmel.com/ , or contact the nearest atmel field representative.
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 3 4 34 13 revision history doc rev. date comments 42487b 0 3 /2016 1. updated device drawing to include note to solder the paddle pad to gnd in figure 3 - 2 . 2. revised table in transmit performance table 7 - 2 . 3. revised chapter 9 text and c urrent consumption table information in table 9 - 2 . 4. updated s chematic figure in figure 10 - 1 . 5. added schematic bom in figure 10 - 2 . 6. added chapter 11 reflow profile information. 7. added flow control note in section 8.4 8. removed preliminary numbers note from performance numbers table 9 - 2 . 42487 a 07 /2015 ds update to revb offering changes from winc15 00 a ( 42353d ) to winc1500 b : 1. added second uart, increased uart data rates 2. increased instruction ram size from 128kb to 160kb 3. updated pin mux table: added new options for various interfaces 4. improved description of coexistence interface 5. added vdd_vco switch and connection in the power architecture 6. updated power consumption numbers 7. updated reference schematic 8 . changed rtc_clk pad definition from pull - down to pull - up 9. changed pin list to add gpi os 3,4,5,6 - chip pinout identical winc and wilc 10. ad ded hardware accelerators in feature list ( ssl security, ip checksum, ota security) 1 1 . modified sections 9.2.1 and 9.2.2 to add high - power and low - power modes and current consumption numbers 1 2. updated radio performance in table 7 - 1 and table 7 - 2 1 3 . fixed typos for spi slave interface timing in table 8 - 6 14 . fixed typos for battery supply name: changed from vbat to vbatt 15 . corrected table 8 - 7 16. corrected power down and doze mode current in table 9 - 2 and in feature list 17. corrected table 4 - 3 and added high - drive pads reference in table 3 - 1 18. miscellaneous minor updates and corrections
atmel atwinc1500b - mu [ datasheet ] atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 3 5 35 atmel corporation 1600 technology drive, san jose, ca 95110 usa t: (+1)(408) 441.0311 f: (+1)(408) 436.4200 www.atmel.com ? 2016 atmel corporation. / rev.: atmel - 42487b - atwinc1500b - mu_datasheet_0 3 /2016 . atmel ? , atmel logo and combinations thereof, enabling unlimited possibilities ? , and others are registered trademarks or trademarks of atmel c orporation in u.s. and other countries. arm ? , arm connected ? logo, and others are the registered trademarks or trademarks of arm ltd. other terms and product na mes may be trademarks of others. disclaimer: the information in this document is provided in connection with atmel products. no license, express or implied, b y estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of atmel pro ducts. except as set forth in the atmel terms and conditions of sales located on the atmel website, atmel assumes no liability whatsoever and disclaims any express, implied or statutory warranty relating to its products including, but not limited to, the i mplied warranty of merchantability, fitness for a particular purpose, or non - infringement. in no event shall atmel be liable for any direct, indirect, consequential, punitive, special or incidental damages (including, without li mitation, damages for loss a nd profits, business interruption, or loss of information) arising out of the use or inability to use this document, even if atmel has been advised of the possibility of such damages. atmel makes no representations or warranties with respect to the accurac y or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. atmel does not make any commitment to update the information contained herein. unless specific ally provided otherwise, atmel products are not suitable for, and shall not be used in, automotive applications. atmel produc ts are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. safety - cr itical, military, and automotive applications disclaimer: atmel products are not designed for and will not be used in connect ion with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death (safety - critical applications) without an atmel officer's specific written consent. safety - critical applications include, without limitation, life support devices and systems, equipment or systems for the operation o f nuclear facilities and weap ons systems. atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically desi gnated by atmel as military - grade. atmel products are not designed nor intended for use in automotive applicatio ns unless specifically designated by atmel as automotive - grade.


▲Up To Search▲   

 
Price & Availability of ATWINC1500B-MU

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X